## **CHAPTER 12 STANDBY FUNCTION**

The  $\mu$ PD70325 and 70335 each contain the following two operation clock control modes for the standby function intended for low power consumption.

- HALT mode .... Stops CPU operation clock only. The CPU status and the data contents and internal RAM contents are all retained. Peripheral hardware operation is continued.
   Total system power consumption can be lowered by intermittent operation using the HALT mode in combination with the normal operation mode.
- STOP mode .... Stops the oscillator and the entire internal circuitry.
   The internal RAM contents and output data on ports are retained by consuming very low power.

The HALT or STOP mode is set by executing the HALT or STOP instruction.

## 12.1 Standby Control Register (STBC)

The standby control register (STBC) is an 8-bit register which contains a standby flag (SBF). The high-order seven bits are fixed to 0.

The SBF flag is used to decide a return from the STOP mode.

The SBF flag is set to 1 only by executing an instruction. The flag is cleared (to 0) only when the supply voltage (VDD) rises from 0 V; it is not cleared by executing any instruction.

Therefore, the SBF flag can be tested to determine a reset start when the power is turned on (SBF = 0) or a return from the STOP mode (SBF =  $1^{\text{Note}}$ ).

The STBC register is not initialized when the RESET signal is input.

Note Preset the SBF flag to 1 before entering the STOP mode.

Figure 12-1. STBC



### 12.2 HALT Mode

The HALT mode stops the CPU operation clock.

The entire system's power consumption can be reduced by setting the HALT mode at the CPU idle time. The HALT mode is set by executing the HALT instruction.

In the HALT mode, the CPU clock stops and program execution is stopped, but the contents of all registers and on-chip RAM just before the HALT mode is entered are retained. Table 12-2 lists the hardware states.

#### 12.2.1 HALT mode release

The HALT mode is released when a nonmaskable interrupt (NMI) or an unmasked maskable interrupt request occurs or when RESET is input. (See **Figure 12-2**.)

If an unmasked interrupt request, macro service request, or DMA request occurs just after the transition to the HALT state is made by executing the HALT instruction, the instruction that immediately follows the HALT instruction is executed. Therefore, place one or more NOP instructions immediately after the HALT instruction.

When a macro service request or DMA request occurs, the HALT mode is released and macro service or DMA processing is started (see **Figure 12-3**.) When the macro service or DMA processing terminates, a return is again made to the HALT mode. However, the HALT mode is released when the condition described in Table 12-1 arises during the macro service or DMA processing.

#### (1) HALT mode release when an interrupt occurs

### (a) When interrupt service routine sets HALT mode

The HALT mode is released when a nonmaskable interrupt request or an unmasked maskable interrupt request having a higher priority level than the interrupt being serviced occurs.

#### (b) Other than (a)

The HALT mode is released when a nonmaskable interrupt request or an unmasked maskable interrupt request occurs regardless of the priority level.

### (2) HALT mode release when RESET is input

Same as the normal reset operation.

Figure 12-2. HALT Mode Release when Interrupt Request Occurs



Figure 12-3. Macro Service or DMA Start during HALT Mode



Table 12-1. Operation after HALT Mode is Released when Interrupt Request Occurs

| Release source     | El state                                                        | DI state                                  |  |
|--------------------|-----------------------------------------------------------------|-------------------------------------------|--|
| Nonmaskable        | A branch is taken to the vector address                         | A branch is taken to the vector address   |  |
| interrupt request  | after the HALT mode is released. after the HALT mode is release |                                           |  |
| Maskable interrupt | A branch is taken to the vector address                         | The next instruction is executed after    |  |
| request            | after the HALT mode is released.                                | the HALT mode is released.                |  |
| Macro service      | If the macro service is started and the                         | If the macro service is started and the   |  |
| request            | macro service counter is set to 0H or a                         | macro service counter is set to 0H or a   |  |
|                    | transfer data match is found in the                             | transfer data match is found in the       |  |
|                    | character search mode, a branch is taken                        | character search mode, the HALT mode is   |  |
|                    | to the vector address. If the macro service                     | released and the next instruction is      |  |
|                    | counter is not set to 0H or a transfer data                     | executed.                                 |  |
|                    | match is not found in the character search                      |                                           |  |
|                    | mode, the HALT mode is entered again.                           |                                           |  |
| DMA request        | If DMA is started and the terminal counter is                   | If DMA is started and the terminal counte |  |
|                    | set to FFFFH, a branch is taken to the vector                   | is set to FFFFH, the HALT mode is releas- |  |
|                    | address. If the terminal counter is not set to                  | ed and the next instruction is executed.  |  |
|                    | FFFFH, the HALT mode is entered again.                          |                                           |  |

### 12.3 STOP Mode

The STOP mode stops the oscillator.

The STOP mode is useful when the entire application system stops. This mode enables very low power consumption. The STOP mode is set by executing the STOP instruction. In the STOP mode, all clocks stop. Although program execution is stopped, the contents of all registers and on-chip RAM just before the STOP mode is set are retained. Table 12-2 lists the hardware states.

Caution in the STOP mode, the X1 and X2 pin levels are fixed. Therefore, do not use the STOP mode when using an external clock. Use a crystal or ceramic resonator when using the STOP mode.

## 12.3.1 STOP mode release

The STOP mode is released when an NMI request occurs or when RESET is input.

## (1) STOP mode release when NMI request occurs (Figure 12-4)

When a valid edge is input to the NMI pin, the oscillator restarts oscillation. The time base counter (TBC) also starts operation. After the STOP mode is released, the clock is not immediately supplied. Instead, clock supply is started after the oscillation stabilization time is counted by the TBC. To count the oscillation stabilization time, the TBC uses a half of the interval time specified in the processor control register (PRC) bits 2 and 3 (TBO and TB1). (However, any interrupt request occurring from the TBC at the time is disabled.) Set half of the interval time as 30 ms or more.

# (2) STOP mode release when RESET is input

Same as normal reset operation.

Figure 12-4. STOP Mode Release by Input to NMI Pin



Table 12-2. HALT Mode and STOP Mode

| Item                         |        | HALT mode                                                                                          | STOP mode                                                            |
|------------------------------|--------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Oscillator                   |        | Operation                                                                                          |                                                                      |
| Internal system clock        |        | Stop                                                                                               | Stop                                                                 |
| 16-bit timer                 |        | Operation                                                                                          |                                                                      |
| Time base counter            |        |                                                                                                    |                                                                      |
| HOLD circuit                 |        |                                                                                                    |                                                                      |
| Serial interface             |        |                                                                                                    |                                                                      |
| interrupt request controller |        |                                                                                                    |                                                                      |
| DMA controller               |        |                                                                                                    |                                                                      |
| I/O line                     |        | Retention                                                                                          | Retention                                                            |
| Bus line                     | A0-A19 | Retention                                                                                          | Retention                                                            |
|                              | D0-D15 | High impedance                                                                                     | High impedance                                                       |
| R/W output                   |        | High                                                                                               | High                                                                 |
| Refresh operation            |        | Operation or stop                                                                                  | Stop                                                                 |
| Data retention               |        | All internal data, such as CPU status and RAM contents, is retained.                               | All internal data, such as CPU status and RAM contents, is retained. |
| Release method               |        | Nonmaskable interrupt request Maskable interrupt request RESET input Macro service request DMANote | Nonmaskable interrupt request     RESET input                        |

Note After the macro service or DMA processing terminates, a return is again made to the HALT mode.

[MEMO]